RUS  ENG
Full version
JOURNALS // Fizika i Tekhnika Poluprovodnikov // Archive

Fizika i Tekhnika Poluprovodnikov, 2021 Volume 55, Issue 5, Page 442 (Mi phts6606)

This article is cited in 1 paper

Surface, interfaces, thin films

Bulk Fin-FET strategy at distinct nanometer regime for measurement of short-channel effects

S. M. Jagtapa, V. J. Gondb

a E and TC Department, MVPS’s KBT College of Engineering, Nashik, India
b E and TC Department, MET’s Trust Bhujbal Knowledge City College of Engineering, Nashik, India

Abstract: The planar structure of MOSFET invites uncertainties that can’t reduce the short-channel effects (SCE) like drain-induced barrier lowering (DIBL), punch through, and sub-threshold slope (SS). Fin-FET technology can be a better choice. It is a technology that uses more than one gate, called multiple gate devices, which is an improved technology option for further shrinking the size of the planar MOSFET. In this work, we inspect possibilities of gate-length and fin-thickness scaling in triple-gate single Fin-FET device design to solve the problem of SCE and progress the performance of the nanoscale device. The electrical characteristic parameters of the nanoscale device like threshold voltage, SS, DIBL, and leakage current are evaluated from DC characteristics (transfer and output) by proposed design. The findings offer the drain-induced barrier lowering, threshold voltage, and leakage current by calculation. From the simulation results, we observe lowering of DIBL, SS, and leakage current, whereas threshold voltages rise. A triple-gate N-Fin-FET is designed with different fin thickness and gate length in scaling with 14, 10, and 7 nm, and the effects are observed on the improved performance of the device. 3D Single Fin-FET structure is designed successfully, and we plot the current–voltage I–V output and transfer characteristics.

Keywords: SCE, modeling, BSIM-CMG, ITRS, DIBL, threshold voltage.

Received: 05.10.2020
Revised: 05.10.2020
Accepted: 29.10.2020

Language: English


 English version:
Semiconductors, 2021, 55:5, 504–510


© Steklov Math. Inst. of RAS, 2024