RUS  ENG
Full version
JOURNALS // Sistemy i Sredstva Informatiki [Systems and Means of Informatics] // Archive

Sistemy i Sredstva Inform., 2023 Volume 33, Issue 4, Pages 4–15 (Mi ssi906)

This article is cited in 1 paper

Replacing synchronous triggers with self-timed counterparts during circuit desynchronization

Yu. A. Stepchenkov, D. Yu. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, L. P. Plekhanov

Federal Research Center "Computer Science and Control" of the Russian Academy of Sciences, 44-2 Vavilov Str., Moscow 119133, Russian Federation

Abstract: Self-timed (ST) digital circuits have a number of advantages in comparison with synchronous counterparts and become a promising basis for the reliable computing systems implementation operating in extreme conditions. The lack of effective tools for automated synthesis of ST circuits convenient for use by developers trained in computer-aided design of the synchronous circuits significantly hinders the introduction of ST circuits into digital circuit development practice. The approach to the ST circuit synthesis based on the transformation of the original synchronous Verilog description of the circuit operation algorithm into the ST implementation according to formalized rules in automatic mode with minimal interactive participation of the developer provides a quick ST solution with acceptable characteristics and does not require deep knowledge of self-timing from the designer. It relies on the basic principles of ST circuits design and heuristic methods for their development. One of the important and controversial stages of ST circuit design in this approach is the replacement of synchronous latches and flip-flops by their ST counterparts. For this purpose, the authors propose to use the method of tabular formalized correspondence based on a ready-made library of ST latches and flip-flops and analysis of their environment.

Keywords: self-timed circuit, logic synthesis, trigger, Verilog, substitution, coincidence table.

Received: 22.05.2023

DOI: 10.14357/08696527230401



© Steklov Math. Inst. of RAS, 2024