RUS  ENG
Full version
JOURNALS // Proceedings of the Institute for System Programming of the RAS // Archive

Proceedings of ISP RAS, 2022 Volume 34, Issue 1, Pages 69–72 (Mi tisp665)

Parallelism reduction method in the high-level vlsi synthesis implementation

D. S. Romanovaab, O. V. Nepomnyaschyb, I. N. Ryzhenkob, A. I. Legalovc, N. Yu. Sirotininab

a Krasnoyarsk State Agricultural University
b Siberian Federal University
c National Research University Higher School of Economics

Abstract: In the article the problems and solutions in the field of ensuring architectural independence and implementation of digital integrated circuits end-to-end design processes are considered. The method and language of parallel programming for functional flow synthesis of design solutions is presented. During the method implementation, the tasks of reducing parallelism and estimating the occupied resources were highlighted. The main feature of the developed method is the introduction of the additional meta-layer into the synthesis process. Algorithms for the parallelism reduction have been developed. The results of software tools development for design support and practical VLSI projects are presented.

Keywords: integrated circuit, algorithm, program, parallel computing model, high-level synthesis, functional-stream language.

DOI: 10.15514/ISPRAS-2022-34(1)-5



© Steklov Math. Inst. of RAS, 2024