Аннотация:
In this work, drain current $I_D$ for 7-nm gate length dual-material (DM) cylindrical gate all around (CGAA) silicon nanowire (SiNW) has been studied and simulation results are reported using Silvaco ATLAS 3D TCAD. In this device, we consider the non-equilibrium Green’s function (NEGF) approach and self-consistent solution of Schrödinger’s equation with Poisson's equation. The splitting of conduction in multiple sub-bands has been considered and there is no doping in the channel region. The effect of DM gate engineering (variation of screen gate and control gate length having different work function) for SiNW channel with 2-nm radius and gate oxide (SiO$_2$) thickness of 0.8 nm on $I_D$ have been studied. It was found that DM gate engineering reduces drain-induced barrier lowering (DIBL) but it also slightly increases sub-threshold slope (SS). This work has obtained small DIBL ($\sim$54 mV/V), small SS ($\sim$68 mV/dec), and higher $I_{\operatorname{On}}/I_{\operatorname{Off}}$ ($\sim$4 $\cdot$ 10$^8$) ratio as compared to literature concerning the inversion mode devices. The smallest DIBL is obtained when control gate length is the highest, and vice versa. With increase in control gate length, there is also increase in both $I_{\operatorname{On}}$ and $I_{\operatorname{Off}}$ but $I_{\operatorname{On}}/I_{\operatorname{Off}}$ ratio decreases.