RUS  ENG
Полная версия
ЖУРНАЛЫ // Физика и техника полупроводников // Архив

Физика и техника полупроводников, 2012, том 46, выпуск 10, страницы 1322–1326 (Mi phts8349)

Эта публикация цитируется в 15 статьях

Физика полупроводниковых приборов

Comparative assessment of III–V heterostructure and silicon underlap double gate MOSFETs

Hemant Pardeshia, Godwin Raja, Sudhansu Kumar Patia, N. Mohankumarb, Chandan Kumar Sarkara

a Electronics and Telecommunication Engineering Department, Jadavpur University, Kolkata-700 032, West Bengal, India
b SKP Engineering College, Tiruvannamalai, Tamilnadu-606 611, India

Аннотация: Comparative assessment of III–V heterostructure and silicon underlap DG-MOSFETs, is done using 2D Sentaurus TCAD simulation. III–V heterostructure device has narrow-band In$_{0.53}$Ga$_{0.47}$As and wide-band InP layers for body, and high-$K$ gate dielectric. Density gradient model is used for simulation and interface traps are considered. Benchmarking of simulation results show that III–V device provides higher on current, lesser delay, lower energy-delay product and lower DIBL than silicon device. However III–V device has higher SS and lower Ion/Ioff than silicon device. The results indicate that there is a need to optimize the $I_{\mathrm{on}}/I_{\mathrm{off}}$, SS and DIBL values for specific circuits.

Поступила в редакцию: 11.03.2012
Принята в печать: 22.03.2012

Язык публикации: английский


 Англоязычная версия: Semiconductors, 2012, 46:10, 1299–1303

Реферативные базы данных:


© МИАН, 2025